# CMOS Bridge Rectifier (CBR) using 28nm Technology

S.Deepika, VIT-Ap

Abstract—Generally, CMOS circuits are known for low power supply and great efficiency. The CMOS logic is a collective form of SDG-NMOS and SGS-PMOS.SDG-NMOS refers to drain gate n-channel and SGS-PMOS refers to gate to source p-channel. Full wave bridge rectifier design using CMOS has 11% more efficiency compared to designed with p-n junction. Here we going to implement this circuit at 28nm CMOS technology.

#### I. REFERENCE CIRCUIT DETAILS

CMOS bridge rectifier is used to reduce the size of the rectifier. It is implemented at 28nm CMOS process technology, powered by its input AC voltage. It has five external connections; two for the input, two for the output, and one connected to the ground (GND). The proposed CBR is targeted for low input AC voltage with an output DC voltage with low voltage drop. The working frequency is set at 50 Hz input with 1.0 V input ac voltage of operation. The proposed CBR functions to convert AC input voltage to a DC output.MOSFETS will be turned on or off based upon the different potential of the gate-source voltage, NMOS will be on only when Vgs>Vth\_MOS\_NMOS whereas PMOS is turned ON when Vgs<Vth\_MOS\_PMOS.





The simulated waveforms of input ac voltages; Vin\_ac(+) and Vin\_ac(-), together with Vrec\_dc and VGND for the CBR circuit. Note that, the period of time from P00 to P02 for the positive cycle of input ac source, while P10 to P12 for the negative cycle of input ac source in CBR circuit. At the initiative of the period t = T00, when  $Vin_ac(+) = T00$ 0 and Vgs of the MOSFETs is zero, thus the MOSFETs P\_R1, P\_R2, N R3, and N R4 in the CBR circuit are turned OFF. When Vin ac(+) > 0 in state 1, the Vgs of the P\_R1 is smaller than Vth\_MOS, thus the P\_R1 is turned ON. Meanwhile, the N\_R4 is turned OFF due to Vgs < Vth\_MOS. At t = T01 when Vin\_ac(+) > 0, Vgs of the N\_R4 is higher than Vth\_MOS, thus the N\_R4 is turned ON. During the interval, the P\_R1 is turned OFF due to Vgs > Vth\_MOS. However, the Vin\_ac(+) is reduced after reaching the peak voltage at 1.0 V in state 2. Thus, at T = T02 when Vin\_ac(+) > 0, Vgs of the N\_R4 is smaller than Vth\_MOS, causing the N\_R4 to turn OFF. Meanwhile, the P\_R1 is turned ON due to Vgs < Vth\_MOS in state 3. In-state 1, 2, and 3 the MOSFETs P\_R2 and N\_R3 are turned OFF due to the reverse-biased condition. The operation of the CBR in the second half-cycle is similar to the first half-cycle, except that P\_R2 and N\_R3 are turning ON. When Vin\_ac(-) > 0 in state 4, the Vgs of the P\_R2 is smaller than Vth\_MOS, thus the P\_R2 is turned ON. Meanwhile, the N\_R3 is turned OFF due to Vgs < Vth\_MOS. At t = T11 when Vin\_ac(-) > 0, Vgs of the N\_R3 is higher than Vth\_MOS, thus the N\_R3 is turned ON. During the interval, the P\_R2 is turned OFF due to Vgs > Vth\_MOS. However, the Vin\_ac(-)

is reduced after reaching the peak voltage at 1.0 V in state 5. Thus, at T = T12 when Vin\_ac(-) > 0, Vgs of the N\_R3 is smaller than Vth\_MOS, causing the N\_R3 to turn OFF. Meanwhile, the P\_R2 is turned ON due to Vgs < Vth\_MOS in state 6. In-state 4, 5, and 6 the MOSFETs P\_R1 and N\_R4 are turned OFF due to the reverse-biased condition.

### II. REFERENCE CIRCUIT DESIGN



MOSFETS are used instead of diodes in the design. These MOSFETs reduce the undesirable power loss during forward bias due to the higher ON-state resistance associated with diodes; a constraint for low input AC voltage of AC-DC converter using CMOS technology. However, the design of an equivalent rectifier based on MOSFET must consider other constraints due to the inherent drawback that includes high leakage, low gate oxide breakdown, and larger area requirements W/L ratio matters a lot with the calculation using the formula the predicted W/L ratio is 750/0.028.

## III. REFERENCE WAVEFORMS AND AREA ESTIMATION



A full wave rectifier is defined as a type of rectifier that converts both halves of each cycle of an alternating wave (AC signal) into a pulsating DC signal. If such rectifiers rectify both the positive and negative half cycles of an input alternating waveform, the rectifiers are full-wave rectifiers. Thus, by this We can say the efficiency is high.

### IV. REFERENCE PAPERS/JOURNELS

- A. Kempitiya, D.-A. Borca-Tasciuc, and M. M. Hella, "Low Power ASIC for Microwatt Electrostatic Energy Harvesters," IEEE Trans. Ind. Electron., vol. 60, no. 12, pp. 5639–5647, Dec. 2013.
- Design of Analog CMOS Integrated Circuits by Razavi
- M. Stoopman, S. Member, and S. Keyrouz, "Co-Design of a CMOS Rectifier and Small Loop Antenna for Highly Sensitive RF Energy Harvesters," IEEE J. Solid-State Circuits, vol. 49, no. 3, pp. 622–634, 2014.
- <a href="https://electronics.stackexchange.com/questions/289755/">https://electronics.stackexchange.com/questions/289755/</a> how-to-design-cmos-bridge-rectifier
- https://ijssst.info/Vol-17/No-41/paper31.pdf